Low Power and High Performance Array Multiplier: Design and Analysis - B. P. Singh - Böcker - LAP LAMBERT Academic Publishing - 9783847310310 - 9 december 2011
Om omslag och titel inte matchar är det titeln som gäller

Low Power and High Performance Array Multiplier: Design and Analysis

Pris
SEK 469

Beställningsvara

Förväntad leverans 22 - 30 jan
Lägg till din iMusic-önskelista
eller

Arithmetic circuits, like adders and multipliers, are one of the basic components in the design of communication circuits. In fact 8.72% of all instructions in a typical scientific program are multiplies. The multiplier is a fairly large block of a computing system. Multiplier is not only a high-delay block but also a significant source of power dissipation. That?s why, if one also aims to minimize power consumption, it is of great interest to identify the techniques to be applied to reduce delay by using various delay optimizations. Array architecture is a popular technique to implement the multipliers due to its compact structure. In this book, six array multiplier circuits using different AND cells and XOR gates have been designed, simulated, analyzed and compared. This analysis should help shed some light on the low power and high throughput 2×2 array multiplier cells and should be especially useful for post graduate students and research scholars working in low power VLSI circuit design field.

Media Böcker     Pocketbok   (Bok med mjukt omslag och limmad rygg)
Releasedatum 9 december 2011
ISBN13 9783847310310
Utgivare LAP LAMBERT Academic Publishing
Antal sidor 68
Mått 150 × 4 × 226 mm   ·   119 g
Språk Tyska  

Fler produkter med B. P. Singh

Visa alla

Se alt med B. P. Singh ( t.ex. Pocketbok och Bok )